Abstract
                                vioft2nntf2t|tblJournal|Abstract_paper|0xf4ffd07623000000aed3050001000400
In Complementary Metal Oxide Semiconductor (CMOS) technology, the advancement in manufacturing of semiconductor processing has changed the designing challenges for the researchers. The challenges that are now being vital are high speed and low power computing devices. This paper presents a novel dynamic comparator with DFAL (Diode Free Adiabatic Logic) inverter that employs the principle of adiabatic logic. As compared to the conventional CMOS technique, the adiabatic logic technique shows more promising results. The proposed Dynamic Comparator, not only provides low power consumption and reduces the delay, but also improves the energy efficiency in comparison to the conventional Dynamic Comparator. The design has been simulated using Cadence Virtuoso Spectre simulator in gdpk 90nm Technology.
                                
                                
                                
                             
                            
                                
                                Authors
                                Heena Parveen, Vishal Moyal
Shri Shankaracharya Technical Campus, India
                             
                            
                                
                                Keywords
                                Conventional Dynamic Comparator, Adiabatic Logic, DFAL Inverter, Low Power