PARAMETRIC ANALYSIS OF DFAL BASED DYNAMIC COMPARATOR

ICTACT Journal on Microelectronics ( Volume: 3 , Issue: 1 )

Abstract

vioft2nntf2t|tblJournal|Abstract_paper|0xf4ffd07623000000aed3050001000400
In Complementary Metal Oxide Semiconductor (CMOS) technology, the advancement in manufacturing of semiconductor processing has changed the designing challenges for the researchers. The challenges that are now being vital are high speed and low power computing devices. This paper presents a novel dynamic comparator with DFAL (Diode Free Adiabatic Logic) inverter that employs the principle of adiabatic logic. As compared to the conventional CMOS technique, the adiabatic logic technique shows more promising results. The proposed Dynamic Comparator, not only provides low power consumption and reduces the delay, but also improves the energy efficiency in comparison to the conventional Dynamic Comparator. The design has been simulated using Cadence Virtuoso Spectre simulator in gdpk 90nm Technology.

Authors

Heena Parveen, Vishal Moyal
Shri Shankaracharya Technical Campus, India

Keywords

Conventional Dynamic Comparator, Adiabatic Logic, DFAL Inverter, Low Power

Published By
ICTACT
Published In
ICTACT Journal on Microelectronics
( Volume: 3 , Issue: 1 )
Date of Publication
April 2017
Pages
354-358

ICT Academy is an initiative of the Government of India in collaboration with the state Governments and Industries. ICT Academy is a not-for-profit society, the first of its kind pioneer venture under the Public-Private-Partnership (PPP) model

Contact Us

ICT Academy
Module No E6 -03, 6th floor Block - E
IIT Madras Research Park
Kanagam Road, Taramani,
Chennai 600 113,
Tamil Nadu, India

For Journal Subscription: journalsales@ictacademy.in

For further Queries and Assistance, write to us at: ictacademy.journal@ictacademy.in