PERFORMANCE OF LEAKAGE POWER MINIMIZATION TECHNIQUE FOR CMOS VLSI TECHNOLOGY
Abstract
vioft2nntf2t|tblJournal|Abstract_paper|0xf4ff95890b0000001b83010001000900
Leakage power of CMOS VLSI Technology is a great concern. To reduce leakage power in CMOS circuits, a Leakage Power Minimiza-tion Technique (LPMT) is implemented in this paper. Leakage cur-rents are monitored and compared. The Comparator kicks the charge pump to give body voltage (Vbody). Simulations of these circuits are done using TSMC 0.35µm technology with various operating temper-atures. Current steering Digital-to-Analog Converter (CSDAC) is used as test core to validate the idea. The Test core (eg.8-bit CSDAC) had power consumption of 347.63 mW. LPMT circuit alone consumes power of 6.3405 mW. This technique results in reduction of leakage power of 8-bit CSDAC by 5.51mW and increases the reliability of test core. Mentor Graphics ELDO and EZ-wave are used for simulations.

Authors
T. Tharaneeswaran1 and S. Ramasamy2
R.M.K Engineering College, India

Keywords
Leakage currents, current comparator, charge pump, VLSI, LPMT
Yearly Full Views
JanuaryFebruaryMarchAprilMayJuneJulyAugustSeptemberOctoberNovemberDecember
200000000101
Published By :
ICTACT
Published In :
ICTACT Journal on Communication Technology
( Volume: 3 , Issue: 2 , Pages: 557-562 )
Date of Publication :
June 2012
Page Views :
304
Full Text Views :
5

Creative Commons License
This work is licensed under a Creative Commons Attribution-NonCommercial-ShareAlike 4.0 International License.