# COMPARATIVE ANALYSIS OF PULSE TRIGGERED FLIP FLOP DESIGN FOR LOW POWER CONSUMPTION

#### S. Bhuvaneshwari and E. Kamalavathi

Department of Electronics and Communication Engineering, Sri Eshwar College of Engineering, India

#### Abstract

The advancement in the field of CMOS technology has motivated the research to implement more and more complicated signal processing systems on a Very Large Scale Integrated (VLSI) chip. The basic requirements of such CMOS units are to consume less power and have more functionality. The chip area, speed and power consumption are considered to be the main criteria for evaluating the quality of the systems performance. Hence, there are many types of flip flops designed based on their operation like master and slave based flip flop, conventional transmission gate flip flop and pulse triggered based flip flop. This paper, presents a different methodology using pulse triggered instead of flip flop without altering the existing design style. In this design a pulse triggered flip flop is preferred and then compared with Modified Hybrid Latch Flip Flop (MHLFF), Explicit Pulse Double Edge Triggered Flip Flop (ep-DETFF) and Adaptive Coupling Configured Flip Flop (ACFF). All the proposed flip flops have been designed using 90 nm CMOS technology and their functionality has been verified using micro wind/Dsch2 tool. From this work, the parameters like layout size, transistor count, delay and power are analyzed and compared based on the different types of flip flops. Finally, it is proved that low power Pulse triggered Flip Flop is ACFF.

#### Keywords:

Flip-Flop, Pulse Triggered Latch, Modified Hybrid Latch Flip Flop, Adaptive Coupling Configured Flip Flop, Explicit Pulse Double Edge Triggered Flip Flop

# **1. INTRODUCTION**

Generally, a pulse triggered flip flop technique (PTFF) is known as one in which it can execute in a single stage instead of two stages and sometimes the PTFF acts like an edge-triggered flip flop. When there is a sufficient narrow latch present, this technique is divided in terms of two types based on their pulse generator and latch used in the circuit [1]. In implicit type of PTFF the pulse generator is present inside the flip flop, pulse generator is the built-in logic of the latch design, and no explicit pulse signals are generated. Where as in the explicit PTFF the pulse generator is present outside the flip flop. The designs of pulse generator and latch are separate a PTFF consists of a pulse generator and a latch [4].



Fig.1. Triggered a D flip flop (D-FF)

The design of the proposed D Flip Flop [4] uses both Transmission gate Logic function as well as CMOS logic. Various styles in such a way that it not only reduces the number of transistors used but also it reduces the delay, Analysis of power consumption, transistor count, layout size and using various technology files are analyzed and compared [12]. Rest of the paper is organized as follows: Section 2 presents the pulsed latch technique in conventional system flip flop. Simulation results are given in section 3 and conclusions are summarized in section 4.

### 2. PULSE LATCH TECHNIQUE

#### 2.1 CONVENTIONAL SYSTEM

2.1.1 Explicit Pulsed Double Edge Triggered Flip Flop (ep-DETFF) Circuit Diagram and Explanation:



Fig.2. Explicit Pulsed Double Edge Triggered Flip Flop (ep-DETFF)

The Fig.2 illustrates ep-DETFF design and it has a NANDlogic-based pulse generator and also a semi-dynamic true-singlephase-clock (TSPC) structured latch design. A fine pulse of diminutive pulse-width. The output signal follows the input signal during this pulse. There exist few dilemmas with this design. Consider inverters inv\_3 and inv\_4 are used to latch data, and inverters inv\_1 and inv\_2 are used to hold the internal node of data between MP1 to MP2 is also called as X node. The pulse width is determined by the delay of three inverters. One is that during the rise of the edge, the NMOS transistors MN1 and MN2 are turned on [14] [16]. Thus if the data signal is high, node Xshall discharge on each rising edge of the clock would operate without the loss or gain of electronic charge.

#### 2.1.2 Modified Hybrid Latch Flip Flop (MHLFF) Circuit Diagram and Explanation:

The modified hybrid latch flip flop (MHLFF) shown in Fig.3. This also uses a static latch [11]. The keeper logic at node X is removed. A weak pull-up transistor MP1 controlled by the output signal Q maintains the level of node X when Q equals 0. Despite its circuit simplicity, the MHLFF design encounters two drawbacks. First, since node X is not pre discharged, a prolonged 0 to 1 delay is expected. The delay deteriorates further, because a level-degraded clock pulse (deviated by one VT) [19] is applied

to the discharging transistor MN3. Second, node X becomes floating in certain cases and its value may drift causing extra dc power. In this flip flop, the node transitions occur only when input has different logic value in two successive clocks. The operational principle of this work is explained here. When the clock (clk1) makes a transition from low to high, CLKBD remains high for a period equal to the delay of three inverters creating a transparency window. To avoid unnecessary transitions in previous hybrid logics, a modified hybrid latch flip-flop (MHLFF) is designed [14] [16].



Fig.3. Modified Hybrid Latch Flip Flop (MHLFF)

2.1.3 Adaptive Coupling Configured Flip Flop (ACFF) Circuit Diagram and Explanation:



Fig.4. Adaptive Coupling Configured Flip Flop (ACFF)

The adaptive-coupling-configured FF design ACFF design leads in power efficiency because it uses a simplified PMOS latch design [11] and exhibits a lighter loading to the clock network (only four MOS [13] transistors are connected to the clock source directly). Its power efficiency is even more significant in the cases of zero or low input data switching activity [18]. Although the ACFF design leads in power efficiency, its power-delay performance is inferior to the other methods. Since pulse generation circuits are sensitive to process variations. The Fig.3 explains the basic concept of ACFF. The conventional TGFF has 2 inverters of clock buffers, which persistently consume power in every clock cycle, even at low data activity [15]. To remove these clock buffers, we consider a differential master-slave topology,

shown in the lower left portion of the figure. However, the circuit is susceptible to process variations, because PMOS pass gates are too weak to pass through a substantially large drain current, in order to overcome the strong coupling in state-retention circuitry during a transition. We introduce a new method, the adaptivecoupling scheme, which configures ACFF such that the stateretention coupling is weakened if the input state is different to its internal state. This enables a transition to be easily performed, and allows ACFF to have a good tolerance to process variations. An adaptive-coupling element (ACE) is comprised of one PMOS and one NMOS, configured in parallel, and the gates are controlled by the same data signal. Consider the ACE circled in the right portion of the figure. If the gate level is high (BN node is high, B node is low), the PMOS is switched off, and the NMOS is switched on, weakening the charging ability of the G-F path. This enables the state of node F to be easily lowered to  $V_{DD}$ - $V_t$ , during discharging through the F-B path. Since a PMOS pass gate is between the F-B paths, node F cannot be completely discharged. When node G turns into a low state by charging of node FN, node F is completely discharged to 0V through the F-G path, since the ACE NMOS allows a strong discharge current.

Flip-Flop (FF) is basically used as a memory elements in Digital circuits like Microprocessors [12] [13]. In the present scenario, power consumption [17] is a major challenge in Digital design. FF is divided into two stages, one stage is the clock system and the other is a latch that which stores data. In a conventional FF, Clock system consumes 50% of the total power which is due to the fact that the dynamic power in a MOS circuit is directly proportional to the switching activity. To reduce a drawback on Pulse-triggered Flip-Flop (P-FF) is introduced, because of a single latch is better than conventional master slave FF and transmission Gate (TG).

#### **3. RESULT AND DISCUSSION**

# 3.1 SIMULATION RESULTS AND WAVEFORM OF EXPLICIT PULSE DOUBLE EDGE TRIGGERED FLIP FLOP (EP-DETFF)



Fig.5. Circuit diagram of ep-DETFF

The Fig.5 shows this circuit diagram for Explicit Pulse Double Edge Triggered Flip Flop (ep-DETFF).



Fig.6. Simulation Waveform of ep-DETFF

The Fig.6 shows the simulated result for ep-DETFF. It can be seen that the average power of  $24.1 \mu W$  in 90nm technology file.



Fig.7. Layout design of ep-DETFF

The Fig.7 shows the layout design for ep-DETFF. It can be seen that the structure of layout design in 90nm technology file.

| neral Misc             | allenous                                  |            |                      |                    |
|------------------------|-------------------------------------------|------------|----------------------|--------------------|
| Technology<br>CMOS 90r | and Design rules<br>nm - 6 Metal(E:\mico) | wind works | hop\mw-tools\mw-to   | ols\Export Microwi |
|                        | Set as default technol                    | ogy        | Detail of design rul | es                 |
| Structure<br>boxes :   | 3508/300000                               |            |                      | 1.2% full          |
| text:                  | 57/2000                                   |            |                      | 2.9% full          |
| main array:            | 551 x 76                                  |            |                      | 11.0% full         |
| Layout Size            |                                           |            | Electrical Propertie | s                  |
| Width: 51.3            | um (1026 lambda)<br>um (172 lambda)       |            | electrical nodes :   | Click "Extract"    |
| Surf:441.2µ            | m2 (0.0 mm2)                              |            | nMOS devices :       | Click "Extract"    |
|                        |                                           |            | pMOS devices :       | Click "Extract"    |
|                        | . 1                                       |            |                      | 1                  |
|                        |                                           |            | Sector               |                    |

Fig.8. Analysis of layout size of ep-DETFF

The Fig.8 shows the Analysis of layout size for ep-DETFF. It can be identified that the layout area like surface, width, height, number of transistor using 90nm technology file.

3.2 SIMULATION RESULTS AND WAVEFORM MODIFIED HYBRID LATCH FLIP FLOP (MHLFF)



Fig.9. Circuit diagram of MHLFF

The Fig.9 shows the circuit diagram for Modified Hybrid Latch Flip Flop (MHLFF).



The Fig.10 shows the simulated result for MHLFF. It can be seen that the average power of  $40.7\mu$ W in 90nm technology file.



Fig.11. Layout design of MHLFF

The Fig.11 shows the layout design for MHLFF. It can be seen that the structure of layout design in 90nm technology file.

| Properties o                                             | f example                              |                    |                     |                      |
|----------------------------------------------------------|----------------------------------------|--------------------|---------------------|----------------------|
| General Mis                                              | callenous                              |                    |                     |                      |
| Technolog<br>CMOS 90                                     | y and Design rule<br>nm - 6 Metal(E:\n | s<br>nicowind work | shop\mw-tools\mw-t  | ools\Export Microwin |
|                                                          | Set as default teo                     | hnology            | Detail of design re | ules                 |
| Structure<br>boxes :                                     | 1573/300000                            |                    |                     | 0.5% full            |
| text :                                                   | 26/2000                                |                    |                     | 1.3% full            |
| main array                                               | 243 x 35                               |                    |                     | 4.9% full            |
| Layout Size                                              | 9                                      |                    | Electrical Properti | es                   |
| Width: 22.5µm (450 lambda)<br>Height: 6.6µm (132 lambda) |                                        |                    | electrical nodes :  | 15/3000              |
| Surf:148.5                                               | um2 (0.0 mm2)                          |                    | nMOS devices :      | 10/2000              |
|                                                          |                                        |                    | pMOS devices :      | 9/2000               |
|                                                          | 🗸 ок                                   |                    |                     |                      |

Fig.12. Analysis of layout size of MHLFF

The Fig.12 shows the Analysis of layout size for MHLFF. It can be identified that the layout area like surface, width, height, number of transistor using 90nm technology file.

# 3.3 SIMULATION RESULTS AND WAVEFORM OF ADAPTIVE COUPLING CONFIGURED FLIP FLOP (ACFF)



Fig.13. Circuit diagram of ACFF

The Fig.13 shows the circuit diagram for Adaptive Coupling Configured Flip Flop (ACFF).



Fig.14. Simulation Waveform of ACFF

The Fig.14 shows the simulated result for ACFF. It can be seen that the average power of  $22.28\mu$ W in 90nm technology file.



Fig.15. Layout design of ACFF

The Fig.15 shows the layout design for ACFF. It can be seen that the structure of layout design in 90nm technology file.

| Properties of Example.msk                                                                                  |                                                  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|--|--|--|--|
| General Miscallenous                                                                                       |                                                  |  |  |  |  |  |
| Technology and Design rules<br>CMOS 90nm - 6 Metal (E-\micowind workshop\mw-tools\mw-tools\Export Microwin |                                                  |  |  |  |  |  |
| Set as default technology                                                                                  | Detail of design rules                           |  |  |  |  |  |
| Structure   boxes : 1975/300000   text : 29/2000                                                           | 0.7% full<br>1.4% full                           |  |  |  |  |  |
| main array: 279 x 35                                                                                       | 5.6% full                                        |  |  |  |  |  |
| Layout Size                                                                                                | Electrical Properties                            |  |  |  |  |  |
| Width: 25.7µm (514 lambda)<br>Height: 8.2µm (164 lambda)                                                   | electrical nodes : 15/3000                       |  |  |  |  |  |
| Surf.210.7µm2 (0.0 mm2)                                                                                    | nMOS devices : 11/2000<br>pMOS devices : 11/2000 |  |  |  |  |  |
|                                                                                                            |                                                  |  |  |  |  |  |

Fig.16. Analysis of layout size of ACFF

The Fig.16 shows the analysis of layout size for ACFF. It can be identified that the layout area like surface, width, height, number of transistor using 90nm technology file.

### 3.4 ANALYSIS REPORT

Table.1. Comparative analysis of various parameters in flip flop

| Туре   | Layout<br>(µm <sup>2</sup> ) | Transistor<br>Count | Delay | Power<br>(µw) |
|--------|------------------------------|---------------------|-------|---------------|
| Ep-DCO | 441.2                        | 28                  | 23ps  | 24.1µW        |
| MHLFF  | 148.5                        | 19                  | 66ps  | 40.7µW        |
| ACFF   | 210.7                        | 22                  | 15ps  | $22.28 \mu W$ |

The MHLFF is simple and easy to design. When comparing these flip flop designs, the propagation delay of Adaptive Coupling Configured Flip Flop (ACFF) has least count as 15ps. Finally, the explicit pulse Double Edge Triggered Flip Flop (ep-DETFF) has huge layout and transistor count. Comparative analysis [11] is shown in Table.1.

# 4. CONCLUSION

In this paper, the comparisons of various low power pulse triggered flip design is analyzed with several parameters like power, Layout, transistor count and delay. From the experimental results it is noticed that the Modified Hybrid Latch Flip Flop (MHLFF) is almost least transistor count of 19ps. Similarly, the low power flip flop design is identified as Adaptive Coupling Configured Flip Flop (ACFF) as 22.28 $\mu$ W. The Explicit Pulse Double Edge triggered Flip Flop (ep-DETFF) has limitations of high transistor count and occupies large area. The ep-DETFF has 2.27 $\mu$ W power differences when comparing it with Adaptive Coupling Configured Flip Flop. Similarly, the Modified Hybrid Latch Flip Flop has the power difference of 50% and 58.0645% when comparing with ep-DETFF and ACFF respectively. From the result it has been found that for the best performance of power and delay it is analyzed that ACFF is best choice to use in the circuit. In future it can be extended to implement the N-stage shift register and find the possibility of memory designs.

# REFERENCES

- [1] David John Willingham, "Asynchrobatic Logic for Low-Power VLSI Design", PhD Dissertation, University of Westminster, 2010.
- [2] Sakshi Goyal, Gurvinder Singh and Pushpinder Sharma, "Power Dissipation Analysis of Conventional CMOS and Adiabatic CMOS Circuits", *International Journal of Emerging Technologies in Computational and Applied Sciences*, Vol. 2, No. 3, pp. 254-258, 2014.
- [3] Baljinder Kaur, Narinder Sharma, and Gurpreet Kaur, "An Efficient Adiabatic Full Adder Design Approach for Low Power", *International Journal of Advance Research in Science and Engineering*, Vol. 5, No. 5, pp. 22-28, 2016.
- [4] Yong Moon and Deog-Kyoon Jeong, "An Efficient Charge Recovery Logic Circuit", *IEEE Journal of Solid-State Circuits*, Vol. 31, No. 4, pp. 121-128, 1996.
- [5] K.A. Valiev and V.I. Staroselskii, "A Model and Properties of a Thermodynamically Reversible Logic Gate", *Mikroelektronika*, Vol. 29, No. 2, pp. 83-98, 2000.
- [6] D.R. Premchand and B. Siddlingamma, "Power Analysis of CMOS and Adiabatic Logic Design", *Proceedings of 7<sup>th</sup> IRF International Conference*, pp. 5-9, 2014.
- [7] S. Amalin Marina, T. Shunbaga Pradeepa and A. Rajeswari "Analysis of Full Adder using Adiabatic Charge Recovery Logic", *Proceedings of International Conference on Circuit, Power and Computing Technologies*, pp. 1-7, 2016.
- [8] B. Dilli Kumar and M. Barathi, "Design of Energy Efficient Arithmetic Circuits using Charge Recovery Adiabatic Logic", *International Journal of Engineering Trends and Technology*, Vol. 4, No. 1, pp. 32-40, 2013.
- [9] D. Jayanthi, A. Bhavani Shankar, S. Raghavan and G. Rajasekar, "High Speed Multi Output Circuits using Adiabatic Logic", *Proceedings of International Conference*

on Emerging Trends in Engineering, Technology and Science, 2016.

- [10] Akansha Maheshwari and Surbhit Luthra, "Low Power Full Adder Circuit Implementation using Transmission Gate", *International Journal of Advanced Research in Computer* and Communication Engineering, Vol. 4, No. 7, pp. 183-185, 2015.
- [11] V. Stojanovic and V. Oklobdzija, "Comparative Analysis of Master Slave Latches and Flip-Flops for High-Performance and Low-Power Systems", *IEEE Journal of Solid-State Circuits*, Vol. 34, No. 4, pp. 536-548, 1999.
- [12] J. Tschanz, S. Narendra, Z. Chen, S. Borkar, M. Sachdev and V. De, "Comparative Delay and Energy of Single Edge-Triggered and Dual Edge Triggered Pulsed Flip-Flops for High-Performance Microprocessors", *Proceedings of International Symposium on Low Power Electronics and Design*, pp. 207-212, 2001.
- [13] P. Zhao, T. Darwish and M. Bayoumi, "High-Performance and Low Power Conditional Discharge Flip-Flop", *IEEE Transactions on Very Large Scale Integration Systems*, Vol. 12, No. 5, pp. 477-484, 2004.
- [14] Y.T. Hwang, J.F. Lin and M.H. Sheu, "Low Power Pulse Triggered Flip-Flop Design with Conditional Pulse Enhancement Scheme", *IEEE Transactions on Very Large Scale Integration Systems*, Vol. 20, No. 2, pp. 361-366, 2012.
- [15] S.H. Rasouli, A. Khademzadeh, A. Afzali-Kusha and M. Nourani, "Low Power Single and Double-Edge-Triggered Flip-Flops for High Speed Applications", *IEE Proceedings-Circuits, Devices and Systems*, Vol. 152, No. 2, pp. 118-122, 2005.
- [16] J.F. Lin, "Low-Power Pulse-Triggered Flip-Flop Design based on a Signal Feed-Through Scheme", *IEEE Transactions on Very Large Scale Integration Systems*, Vol. 22, No. 1, pp. 181-185, 2014.
- [17] A.S. Seyeidi and A. Afzalui-Kusha, "Double-Edge Triggered Level Convertor Flip-Flop with Feedback", *Proceedings of International Conference on Microelectronics*, pp. 44-47, 2006.
- [18] M.W. Phyu, W.L. Goh and K.S. Yeo, "A Low-Power Static Dual Edge Triggered Flip-Flop using an Output-Controlled Discharge Configuration", *Proceedings of IEEE International Symposium on Circuits and Systems*, pp. 125-128, 2014.
- [19] Ashish Kumar, Yogendera Kumar and Deepak Berwal, "Low Power Dual Edge Triggered Flip Flop using Multi Threshold *CMOS*", *Proceedings of International Conference on Computing, Communication and Automation*, pp. 1358-1360, 2016.